



Edition 1.0 2025-05

# TECHNICAL REPORT

Semiconductor devices – Estimation method for lifetime conversion from "PART" to "SYSTEM"



### THIS PUBLICATION IS COPYRIGHT PROTECTED Copyright © 2025 IEC, Geneva, Switzerland

All rights reserved. Unless otherwise specified, no part of this publication may be reproduced or utilized in any form or by any means, electronic or mechanical, including photocopying and microfilm, without permission in writing from either IEC or IEC's member National Committee in the country of the requester. If you have any questions about IEC copyright or have an enquiry about obtaining additional rights to this publication, please contact the address below or your local IEC member National Committee for further information.

IEC Secretariat Tel.: +41 22 919 02 11

3, rue de Varembé info@iec.ch CH-1211 Geneva 20 www.iec.ch

Switzerland

#### About the IEC

The International Electrotechnical Commission (IEC) is the leading global organization that prepares and publishes International Standards for all electrical, electronic and related technologies.

#### About IEC publications

The technical content of IEC publications is kept under constant review by the IEC. Please make sure that you have the latest edition, a corrigendum or an amendment might have been published.

#### IEC publications search -

#### webstore.iec.ch/advsearchform

The advanced search enables to find IEC publications by a variety of criteria (reference number, text, technical committee, ...). It also gives information on projects, replaced and withdrawn publications.

### **IEC Just Published - webstore.iec.ch/justpublished**Stay up to date on all new IEC publications. Just Published details all new publications released. Available online and once a month by email.

#### IEC Customer Service Centre - webstore.iec.ch/csc

If you wish to give us your feedback on this publication or need further assistance, please contact the Customer Service Centre: sales@jec.ch.

#### IEC Products & Services Portal - products.iec.ch

Discover our powerful search engine and read freely all the publications previews, graphical symbols and the glossary. With a subscription you will always have access to up to date content tailored to your needs.

#### Electropedia - www.electropedia.org

The world's leading online dictionary on electrotechnology, containing more than 22 500 terminological entries in English and French, with equivalent terms in 25 additional languages. Also known as the International Electrotechnical Vocabulary (IEV) online.

#### CONTENTS

| FOREWORD                                                                               | 3  |
|----------------------------------------------------------------------------------------|----|
| INTRODUCTION                                                                           | 5  |
| 1 Scope                                                                                | 6  |
| 2 Normative reference                                                                  | 6  |
| 3 Terms and definitions                                                                | 6  |
| 4 "SYSTEM"-level lifetime estimation                                                   | 8  |
| 4.1 General                                                                            | 8  |
| 4.2 "SYSTEM"-level lifetime                                                            | 8  |
| 4.3 "UNIT"-level lifetime                                                              | 9  |
| 5 Applied case                                                                         | 11 |
| 5.1 General                                                                            | 11 |
| 5.2 MOS-TDDB                                                                           | 11 |
| 5.3 Cu-VIA SM                                                                          |    |
| 5.4 VIA EM                                                                             |    |
| Annex A (informative) Example of "UNIT"-level lifetime calculation results on specific |    |
| cases and supplementary notes                                                          |    |
| A.1 Simplest calculation: MOS-TDDB                                                     |    |
| A.2 Simplest calculation: Cu-VIA SM                                                    |    |
| A.4 BTI and HCI                                                                        |    |
| A.5 Method for converting time-varying stress conditions into constant condition       |    |
| A.6 Example of redundancy except redundant parallel circuits                           |    |
| Bibliography                                                                           |    |
| Sibility (1)                                                                           |    |
| Figure 1 – Schematic view of "SYSTEM", "UNIT" and "PART"                               | 7  |
| Figure 2 – "SYSTEM"-level failure diagram, series chain of "UNITs"                     | 8  |
| Figure 3 – Example of "UNIT"-level failure diagram                                     | 10 |
| Figure A.1 – Example of VIA SM failure diagram of double VIA rule                      |    |
| Figure A.2 – Example of VIA SM redundant result by double VIAs rule                    | 17 |
| Figure A.3 – VIA number dependency of cumulative distribution of the EM time-to-       |    |
| failure                                                                                | 18 |
| Figure A.4 – Simulated delay time distribution and the test circuit model              | 20 |
| Figure A.5 – Redundancy effect of memory ECC                                           | 23 |
|                                                                                        |    |
| Table A.1 – Example of operation condition                                             | 21 |

#### INTERNATIONAL ELECTROTECHNICAL COMMISSION

SEMICONDUCTOR DEVICES –
ESTIMATION METHOD FOR LIFETIME
CONVERSION FROM "PART" TO "SYSTEM"

#### **FOREWORD**

- 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation. IEC collaborates closely with the International Organization for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- 2) The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees.
- 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any end user.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter.
- 5) IEC itself does not provide any attestation of conformity. Independent certification bodies provide conformity assessment services and, in some areas, access to IEC marks of conformity. IEC is not responsible for any services carried out by independent certification bodies.
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or its directors, employees, servants or agents including individual experts and members of its technical committees and IEC National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications.
- 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) IEC draws attention to the possibility that the implementation of this document may involve the use of (a) patent(s). IEC takes no position concerning the evidence, validity or applicability of any claimed patent rights in respect thereof. As of the date of publication of this document, IEC had not received notice of (a) patent(s), which may be required to implement this document. However, implementers are cautioned that this may not represent the latest information, which may be obtained from the patent database available at https://patents.iec.ch. IEC shall not be held responsible for identifying any or all such patent rights.

IEC TR 63571 has been prepared by IEC technical committee 47: Semiconductor devices. It is a Technical Report.

The text of this Technical Report is based on the following documents:

| Draft       | Report on voting |
|-------------|------------------|
| 47/2904/DTR | 47/2921/RVDTR    |

Full information on the voting for its approval can be found in the report on voting indicated in the above table.

The language used for the development of this Technical Report is English.

– 4 –

This document was drafted in accordance with ISO/IEC Directives, Part 2, and developed in accordance with ISO/IEC Directives, Part 1 and ISO/IEC Directives, IEC Supplement, available at <a href="https://www.iec.ch/members\_experts/refdocs">www.iec.ch/members\_experts/refdocs</a>. The main document types developed by IEC are described in greater detail at <a href="https://www.iec.ch/publications">www.iec.ch/publications</a>.

The committee has decided that the contents of this document will remain unchanged until the stability date indicated on the IEC website under webstore.iec.ch in the data related to the specific document. At this date, the document will be

- · reconfirmed,
- withdrawn, or
- revised.

#### INTRODUCTION

In the case of large scale integration (LSI) development, "PART" (transistor, dielectric, metal, etc.)-level lifetimes are evaluated by a test element group (TEG) at the wafer development phase, and LSI is designed according to the design manual that is confirmed "PART"-level lifetimes.

In general, circuits are different between TEG and LSI. When the LSI circuit becomes larger without redundancy, the risk of failure becomes larger. It is important to design LSI circuits with the recognition of the scale differences between LSI and TEG in addition to the consideration of the "PART"-level lifetime.

NOTE In this document, the capitalized words SYSTEM, UNIT, and PART are used with quite a narrow meaning to distinguish them from the ordinary usage of the words; refer to 3.1, 3.2, 3.3 for details.

## SEMICONDUCTOR DEVICES – ESTIMATION METHOD FOR LIFETIME CONVERSION FROM "PART" TO "SYSTEM"

#### 1 Scope

This document describes a method to calculate "SYSTEM"-level lifetime from "PART"-level lifetime. It presents a general mathematical theory and simple calculation examples for educational purposes. Of the elements related to "SYSTEM"-level lifetime, software-related elements such as diagnostics are outside the scope of this document.

#### 2 Normative reference

There are no normative references in this document.